

# Jetson AGX Xavier Series HDMI Tuning Guide

**Application Note** 

# **Document History**

#### DA-09737-001\_v1.0

| Version | Date             | Description of Change |
|---------|------------------|-----------------------|
| 1.0     | December 2, 2019 | Initial Release       |

# **Table of Contents**

| Overview                      | 1  |
|-------------------------------|----|
| Abbreviations and Definitions | 2  |
| Setup                         | 3  |
| Required Equipment            | 3  |
| Test Fixture                  | 3  |
| Oscilloscope                  | 4  |
| Probes                        | 5  |
| DC Power Supply               | 6  |
| Software                      | 7  |
| Compliance Test Software      | 7  |
| Xavier Software Tools         | 7  |
| Method for Tuning             | 8  |
| Internal Termination          | 8  |
| Procedures                    | 8  |
| DUT                           | 8  |
| Oscilloscope                  | 9  |
| Objectives                    | 10 |
| Voltage Swing Target          | 10 |
| Registers                     | 11 |
| Xavier Register Settings      | 14 |
| Final Check                   | 16 |
| Sanity Check                  | 16 |
| Updating the Software         | 16 |
| Final Steps                   | 17 |

# List of Figures

| Figure 1. | Source Eye Diagram: CK-D0        | 1   |
|-----------|----------------------------------|-----|
| Figure 2. | Voltage Swing and Margin Results | .10 |

# List of Tables

| Table 1. | Abbreviations and Definitions                                | 2  |
|----------|--------------------------------------------------------------|----|
| Table 2. | Partial List of Acceptable HDMI Test Fixtures Type A         | 4  |
| Table 3. | Partial List of Acceptable Oscilloscopes for HDMI 1.4 Tuning |    |
| Table 4. | Partial List of Acceptable Oscilloscopes for HDMI 2.0 Tuning | 5  |
| Table 5. | Partial List of Acceptable Probes                            | 6  |
| Table 6. | Partial List of Acceptable Test Software                     | 7  |
| Table 7. | HDMI_DP0~2 (SOR0~2) Registers                                | 11 |
| Table 8. | Xavier Register Settings                                     | 14 |

### Overview

The NVIDIA® Jetson AGX Xavier™ includes HDMI™ technology; this application note describes the registers and steps needed to tune the HDMI signals output from the NVIDIA® Xavier™ system on chip (SoC).

In order to meet HDMI compliance, tuning may be required to adjust the TMDS signal such that the voltage swing is close to 500 mV  $\pm$  100 mV single-ended, or 1000 mV  $\pm$  200 mV differentially. This is to ensure the signal integrity is clean, meets the HDMI specifications, and the device is optimized for low power consumption.



Note: Prior to any tuning, scope and probes must be calibrated. Refer to the documentation for your scope and probe for instructions on how to calibrate.





# **Abbreviations and Definitions**

Table 1 lists the abbreviations that may be used throughout this application note and their definitions.

Abbreviations and Definitions Table 1.

| Abbreviation | Definition                                                         |
|--------------|--------------------------------------------------------------------|
| CTS          | Compliance Test Specification                                      |
| DUT          | Device Under Test                                                  |
| EMI          | Electromagnetic Interference                                       |
| HDMI         | High-Definition Multimedia Interface                               |
| HPD          | Hot Plug Detect                                                    |
| PVT          | Process, Voltage, and Temperature                                  |
| RF           | Radio Frequency                                                    |
| Sink         | Any type of receiver, such as a display or panel                   |
| SOR          | Serial Output Resource – Module naming referring to the HDMI block |
| Source       | Any type of transmitter, such as Xavier                            |
| TMDS         | Transition-Minimized Differential Signaling                        |

# Setup

# Required Equipment

There are many tools currently available to perform the HDMI tuning. The following components are required:

- Test fixture
- Oscilloscope
- Probes
- DC power supply
- Software
  - HDMI compliance software
  - Tools to access register space in Xavier

The following subsections list some of the acceptable equipment that may be used.



Note: The items highlighted with green in the following sections are the tools that NVIDIA used for validation and tuning. This guide will refer to those tools specifically for the rest of this application note.

### Test Fixture

Test fixtures are used to connect the probes to the output of the HDMI interface. The following example fixtures listed use the Type-A interface for HDMI 1.4b compliance. Fixtures of different interface types are available and are recommended instead of using adapters to convert the interface Type.

For HDMI 2.0 compliance, ensure that the test fixture can support the higher bitrate with minimal insertion loss.

The fixture selected must have SMA interconnects to avoid impedance mismatches due to discontinuities.

Partial List of Acceptable HDMI Test Fixtures Type A Table 2.



# Oscilloscope

The scope is used to display and measure the signals. The HDMI 1.4 specification requires that the scope has at least 8 GHz of bandwidth and a sampling rate of at least 10 GS/s if the pixel clock is equal to or less than 165 MHz, or sampling rate of at least 20 GS/s if the pixel clock is greater than 165 MHz.

Table 3. Partial List of Acceptable Oscilloscopes for HDMI 1.4 Tuning



For HDMI 2.0, a scope with at least 16 GHz of bandwidth is recommended.

Partial List of Acceptable Oscilloscopes for HDMI 2.0 Tuning Table 4.



### **Probes**

Probes are used to connect the scope to the test fixture. The probes must have at least 8 GHz of bandwidth for HDMI 1.4b testing and at least 12 GHz of bandwidth for HDMI 2.0 testing.

At least two (2) probes are required for tuning, four (4) probes are ideal.

Untested lanes must be terminated appropriately. See the "DC Power Supply" section for details.

Table 5. Partial List of Acceptable Probes

| Tektronix | P7313SMA                          |         |
|-----------|-----------------------------------|---------|
| Agilent   | 1169A Requires<br>Agilent N5380A  | CE 9941 |
| Agilent   | N5380A Used with<br>Agilent 1169A |         |

# DC Power Supply

Any power supply that can supply a constant voltage of 3.3V is needed to terminate the HDMI signals. Refer to the probe's instruction manual on how to supply this termination voltage to the probes.



Note: All untested lanes must be terminated to 3.3V using 50  $\Omega$  terminators. Irrespective of the tools used, it is important to make sure that they are calibrated and meet industry standards in order to obtain accurate measurements.

### Software

This section describes the software used for HDMI tuning.

### Compliance Test Software

NVIDIA recommends that the official compliance test software be used to ensure accurate results. Although manually measuring the signal may be as effective, it must ultimately pass with the compliance software at the compliance house.

Partial List of Acceptable Test Software Table 6.



#### Xavier Software Tools

Consult your software team or contact your NVIDIA representative for assistance with software tools to access the register space in Xavier.

# Method for Tuning

Tuning is done by running the eye diagram tests on each of the data lanes while shmoo'ing the applicable registers. The objective is to keep the differential voltage swing as close to 1000 mV as possible, while providing the eye diagram enough margin to meet HDMI specifications.

### Internal Termination

To effectively shmoo for the correct voltage swing, the drive strength can be estimated by calculating the parallel resistance to AVDD\_HDMI/AVcc, assuming exact 50 ohms to 3.3V in the receiver. The equivalent resistance can be calculated based on the internal resistance settings. Then refer to the register description section for the current per drive strength tap to calculate the voltage swing.

With the equivalent termination and current per drive strength, the approximate voltage swing can be calculated. However, for higher speeds and routing differences, increased drive strength and pre-emphasis may be needed to overcome signal loss due to routing or EMI damping components.

On Xavier, the internal termination has an internal calibration mechanism which calibrates the internal termination to  $50\Omega$ , depending on the external RSET value, silicon variation and temperature variation.

### **Procedures**

Calibrate the scope and probes before you begin. Refer to your scope and probe user manuals for details on how to calibrate.

#### DUT

This guide does not cover setup of HDMI at any specific resolution. Work with your software team and NVIDIA representative to prepare the DUT for testing. Following are the general steps to set up the HDMI connection.

1. Disable Hot Plug Detect: The driver or OS may disable HDMI output if it detects the panel being disconnected. Try the following methods to prevent that:

- a). Method #1: Disable the HPD interrupt via software by setting the HPD pin to TRISTATE.
- b). Method #2: Disconnect the HPD circuit from the HDMI connector, manually rework HPD circuit to a desired voltage level to input to Xavier to make the software consider HDMI is still connected.
  - [Refer to the carrier I/O board schematics for how to do that. If this method is chosen, the circuit must be restored before performing the HDMI certification tests.)
- 2. Configure the DUT to drive HDMI at the supported resolutions: 480p (27 MHz), 720p (74.25 MHz), 1080p (148.5 MHz), 2160p/30 (297 MHz), or 2160p/60 (594 MHz).
- 3. Attach the test fixture to the DUT.
- 4. Attach the probe-ends to the test fixture, and properly connect the termination voltage to the probes. Untested lanes must be properly terminated.
- 5. Attach the probes to the scope.



Note: For using an HDMI converter (to GMSL/FPD link/MIPI, etc) design on board, HDMI CTS is not required. To check the HDMI signal quality from Xavier, probe the HDMI signals closest to the input of the HDMI converter to confirm if the signals meet the HDMI source electrical spec or HDMI converter's input electrical spec.

### Oscilloscope

- 1. Ensure the probes are using the termination voltage of 3.3V.
- 2. Start the HDMI compliance software.
- 3. Set up the HDMI compliance software to take the Eye Diagram and configure the probes to the proper clock and data assignments.
- 4. Run the eye diagram test.
- 5. Check the voltage swing and margin result (see Figure 2).
- 6. Refer to Registers section and note the internal termination, drive strengths, and preemphasis settings.
- 7. Repeat for all data lanes, using different register settings, at all supported resolutions.



#### Tips:

When shmoo'ing drive strengths or pre-emphasis, keep the same value across each data lane. The HDMI pads for each of the data pairs and the clock are the same and should have very minor variation.

Since HDMI clock has less transitions than data, its settings can be weaker than the data lanes. This can save some power and lower possible noise or EMI.



Figure 2. Voltage Swing and Margin Results

# **Objectives**

While there is no margin specification, a good rule of thumb is to provide:

- At least 40 mV of margin above and below the eye mask
- Voltage swing of around 1000 mV
- Find settings for:
  - 480p
  - 720p
  - 1080p
  - 2160p/30
  - 2160p/60

#### Tips:

- · Lower drive strength, IO peak current, and pre-emphasis settings will lower the power consumption.
- The stronger the termination, more current is needed and therefore a higher power consumption.
- Fast rising/falling edges will contribute to increased EMI.

# **Voltage Swing Target**

This guide targets a differential voltage swing of 1000 mV.

The target can be lowered to help reduce EMI and RF related issues.



CAUTION: Note that if the user lowers the differential voltage swing target, the user assumes complete responsibility for issues or consequences arising as a result. In addition, the user must test random parts to ensure HDMI compliance with the new differential voltage settings.

# Registers

The Serial Output Resource (SOR) module can be configured to output HDMI or VESA® DisplayPort™ (DP). Jetson AGX Xavier has 3x instances of the SOR0~2 for HDMI\_DP0~2 pins. SOR0 controls the HDMI\_DP0 pins and SOR1 controls HDMI\_DP1, and so forth.

The following table lists the detail registers to tune the Xavier Internal Termination Resistance, Drive Strength, Pre-Emphasis Controls, etc.

Table 7. HDMI\_DP0~2 (SOR0~2) Registers

| Register Name                                                                                                                             | Bit<br>Fields | Description                                           | Notes                                                                                                                                                            |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SOR_NV_PDISP_SOR_PLL1_0 (Address: 0x15b005a8) SOR_NV_PDISP_SOR_PLL1_1 (Address: 0x15b405a8) SOR_NV_PDISP_SOR_PLL1_2 (Address: 0x15b805a8) |               |                                                       |                                                                                                                                                                  |  |  |
| RESERVED                                                                                                                                  | 31:16         | RESERVED REGISTERS                                    | Register field is RESERVED. Do not modify; preserve existing value.                                                                                              |  |  |
| TMDS_COMPOUT                                                                                                                              | 15:15         | Internal Termination Calibration<br>Comparator Output | When calibrating the internal termination, this read-only register will output 0 if the termination is lower than $50\Omega$ and 1 if the termination is higher. |  |  |
| RESERVED                                                                                                                                  | 14:14         | RESERVED REGISTERS                                    | Register field is RESERVED. Do not modify; preserve existing value.                                                                                              |  |  |
| TMDS_TERMADJ                                                                                                                              | 12:09         | Internal Termination Resistance<br>Control            | Requires TMDS_TERM to be enabled.                                                                                                                                |  |  |
| TMDS_TERM                                                                                                                                 | 08:08         | Internal Termination Enable                           | Enables internal termination                                                                                                                                     |  |  |
| RESERVED                                                                                                                                  | 07:00         | RESERVED REGISTERS                                    | Register field is RESERVED. Do not modify; preserve existing value.                                                                                              |  |  |

| Register Name   | Bit<br>Fields                                                                                                                                                                    | Description                                                                            | Notes                                                                                                                                                             |  |  |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| SOR_NV_PDISP_SO | SOR_NV_PDISP_SOR_PLL3_0 (Address: 0x15b005b0) SOR_NV_PDISP_SOR_PLL3_1 (Address: 0x15b405b0) SOR_NV_PDISP_SOR_PLL3_2 (Address: 0x15b805b0)                                        |                                                                                        |                                                                                                                                                                   |  |  |  |  |
| RESERVED        | 31:28                                                                                                                                                                            | RESERVED REGISTERS                                                                     | Register field is RESERVED. Do not modify; preserve existing value.                                                                                               |  |  |  |  |
| BG_VREF_LEVEL   | 27:24                                                                                                                                                                            | Bandgap Voltage Level                                                                  | Changes the reference voltage used to generate the current for the pads. Higher settings equate to higher current draw per tap for DRIVE_CURRENT and PREEMPHASIS. |  |  |  |  |
| RESERVED        | 23:00                                                                                                                                                                            | RESERVED REGISTERS                                                                     | Register field is RESERVED. Do not modify; preserve existing value.                                                                                               |  |  |  |  |
| SOR_NV_PDISP_SO | R_LANE_[                                                                                                                                                                         | DRIVE_CURRENTO_0 (Address:<br>DRIVE_CURRENTO_1 (Address:<br>DRIVE_CURRENTO_2 (Address: | 0x15b40138)                                                                                                                                                       |  |  |  |  |
| LANE3_DP_LANE3  | 31:24                                                                                                                                                                            | Drive Strength Controls for the Clock Lane for HDMI and Lane 3 for DP/eDP              | Each tap increases the drive strength by $0.400$ mA, with a base of $0.000$ mA. $000.0000 \rightarrow 0.000$ mA                                                   |  |  |  |  |
| LANE2_DP_LANE0  | 23:16                                                                                                                                                                            | Drive Strength Controls for Lane<br>2 for HDMI and Lane 0 for<br>DP/eDP                | 000.0001 → 0.400mA<br><br>011.0000 → 19.200mA (starting to borrow                                                                                                 |  |  |  |  |
| LANE1_DP_LANE1  | 15:08                                                                                                                                                                            | Drive Strength Controls for Lane<br>1 for HDMI and Lane 1 for<br>DP/eDP                | from pre-emphasis drivers) 100.0111 → 28.200mA (max) 100.1000 → 25.400mA                                                                                          |  |  |  |  |
| LANE0_DP_LANE2  | 07:00                                                                                                                                                                            | Drive Strength Controls for Lane<br>0 for HDMI and Lane 2 for<br>DP/eDP                |                                                                                                                                                                   |  |  |  |  |
| SOR_NV_PDISP_SO | SOR_NV_PDISP_SOR_LANE_PREEMPHASISO_0 (Address: 0x15b00148) SOR_NV_PDISP_SOR_LANE_PREEMPHASISO_1 (Address: 0x15b40148) SOR_NV_PDISP_SOR_LANE_PREEMPHASISO_2 (Address: 0x15b80148) |                                                                                        |                                                                                                                                                                   |  |  |  |  |
| LANE3_DP_LANE3  | 31:24                                                                                                                                                                            | Pre-Emphasis Controls for the<br>Clock Lane for HDMI and Lane 3<br>for DP/eDP          | Pre-emphasis controls take lower                                                                                                                                  |  |  |  |  |
| LANE2_DP_LANE0  | 23:16                                                                                                                                                                            | Pre-Emphasis Controls for Lane<br>2 for HDMI and Lane 0 for<br>DP/eDP                  | precedence than drive strength and may not have any noticeable effect at higher drive strengths. Refer to the TRM for                                             |  |  |  |  |
| LANE1_DP_LANE1  | 15:08                                                                                                                                                                            | Pre-Emphasis Controls for Lane<br>1 for HDMI and Lane 1 for<br>DP/eDP                  | more detailed information.                                                                                                                                        |  |  |  |  |

| LANE0_DP_LANE2  | 07:00                                                                                                                                                       | Pre-Emphasis Controls for Lane<br>0 for HDMI and Lane 2 for<br>DP/eDP |                                                                                                                              |  |  |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SOR_NV_PDISP_SO | SOR_NV_PDISP_SOR_DP_PADCTL0_0 (Address: 0x15b005b8) SOR_NV_PDISP_SOR_DP_PADCTL0_1 (Address: 0x15b405b8) SOR_NV_PDISP_SOR_DP_PADCTL0_2 (Address: 0x15b805b8) |                                                                       |                                                                                                                              |  |  |  |
| RESERVED        | 31:24                                                                                                                                                       | RESERVED REGISTERS                                                    | Register field is RESERVED. Do not modify; preserve existing value.                                                          |  |  |  |
| PAD_CAL_PD      | 23:23                                                                                                                                                       | Pad Calibration Power Down                                            | Set to 0 to enable calibration, 1 to disable                                                                                 |  |  |  |
| TX_PU           | 22:22                                                                                                                                                       | Transmitter pull-up resistors.                                        | Enables the pull-ups for the current sources.                                                                                |  |  |  |
| RESERVED        | 21:16                                                                                                                                                       | RESERVED REGISTERS                                                    | Register field is RESERVED. Do not modify; preserve existing value.                                                          |  |  |  |
| TX_PU_VALUE     | 15:08                                                                                                                                                       | TX pull-up current source drive                                       | Provides additional current for the current drivers. Can help improve the transition edge speeds and overall voltage swings. |  |  |  |
| RESERVED        | 07:00                                                                                                                                                       | RESERVED REGISTERS                                                    | Register field is RESERVED. Do not modify; preserve existing value.                                                          |  |  |  |

# Xavier Register Settings

The following table describes the default settings that passed HDMI compliance on NVIDIA Jetson AGX Xavier Devkit across PVT. Refer to the previous tables for register descriptions.



Note: The settings may differ with customized carrier I/O board as the signal path differs (for example; different trace layout or connection through a flex cable).

Table 8. Xavier Register Settings

| Pixel Clock    | <54                           | 54~111      | 112~223 | 224~300 | 301~600 |  |  |  |
|----------------|-------------------------------|-------------|---------|---------|---------|--|--|--|
| Frequency      | MHz                           | MHz         | MHz     | MHz     | MHz     |  |  |  |
| SOR_NV_PDISP_S | SOR_NV_PDISP_SOR_PLL1_x       |             |         |         |         |  |  |  |
| TMDS_TERMADJ   | 0x8                           | 0x8         | 0x8     | 0x8     | 0xc     |  |  |  |
| TMDS_TERM      | 0x1                           | 0x1         | 0x1     | 0x1     | 0x1     |  |  |  |
| SOR_NV_PDISP_S | OR_PLL3_                      | Х           |         |         |         |  |  |  |
| BG_VREF_LEVEL  | 0x8                           | 0x8         | 0x8     | 0x8     | 0x8     |  |  |  |
| SOR_NV_PDISP_S | OR_LANE_                      | _DRIVE_CURR | ENT0_x  |         |         |  |  |  |
| LANE3_DP_LANE3 | 0x33                          | 0x33        | 0x37    | 0x33    | 0x33    |  |  |  |
| LANE2_DP_LANE0 | 0x3A                          | 0x3A        | 0x3A    | 0x3D    | 0x3D    |  |  |  |
| LANE1_DP_LANE1 | 0x3A                          | 0x3A        | 0x3A    | 0x3D    | 0x3D    |  |  |  |
| LANE0_DP_LANE2 | 0x3A                          | 0x3A        | 0x3A    | 0x3D    | 0x3D    |  |  |  |
| SOR_NV_PDISP_S | OR_LANE_                      | _PREEMPHASI | S0_x    |         |         |  |  |  |
| LANE3_DP_LANE3 | 0x00                          | 0x00        | 0x00    | 0x00    | 0x00    |  |  |  |
| LANE2_DP_LANE0 | 0x00                          | 0x00        | 0x00    | 0x00    | 0x00    |  |  |  |
| LANE1_DP_LANE1 | 0x00                          | 0x00        | 0x00    | 0x00    | 0x00    |  |  |  |
| LANE0_DP_LANE2 | 0x00                          | 0x00        | 0x00    | 0x00    | 0x00    |  |  |  |
| SOR_NV_PDISP_S | SOR_NV_PDISP_SOR_DP_PADCTL0_x |             |         |         |         |  |  |  |
| TX_PU_VALUE    | 0x00                          | 0x00        | 0x00    | 0x40    | 0x60    |  |  |  |

| Pixel Clock | <54 | 54~111 | 112~223 | 224~300 | 301~600 |
|-------------|-----|--------|---------|---------|---------|
| Frequency   | MHz | MHz    | MHz     | MHz     | MHz     |
| TX_PU       | 0x1 | 0x1    | 0x1     | 0x1     | 0x1     |



**Note**: The "\_x" in the register names represents 0~2 of SOR. See "Registers" chapter for details.

### Final Check

# Sanity Check

After tuning is completed, the settings should be sanity-checked to make sure they do not violate any other parts of the HDMI specifications and there is enough margin.

The DUT should go through the full set of electrical tests outlined in the HDMI Compliance Test Specifications (CTS) document to ensure that the DUT can pass HDMI certification.

If there are any failures, the settings must be tuned again until there is a passing result.



Note: Higher power consumption is expected if the new settings are stronger than the default settings. Stronger settings are required due to, but not limited to, longer traces, EMI chokes on the signal paths, or signal integrity issues.

# **Updating the Software**

After the tuned settings have been verified, they need to be updated into the OS or the driver. Contact the appropriate software team, or your NVIDIA representative to update new tuned

- The 480p settings apply to pixel clock resolutions ≤ 54 MHz
- The 720p settings apply to pixel clock resolutions between > 54 MHz to ≤ 111 MHz
- The 1080p settings apply to pixel clock resolutions between > 111 MHz to ≤ 223 MHz
- The 2160p/30 settings apply to pixel clock resolutions between > 223 MHz to ≤ 300 MHz
- The 2160p/60 settings apply to pixel clock resolutions between > 301 MHz to ≤ 600 MHz



Note: Ranges can be adjusted according to design and use-cases. More ranges can also be defined as long as proper tuning and software implementation is performed.

# **Final Steps**

After the settings have been updated in the driver, you must verify that the new tuned settings are really applied to each of the target resolutions.

A visual check-out is recommended as well. Connect the DUT to an HDMI panel and visually check that there is no corruption at any of the supported HDMI resolutions.

#### Notice

The information provided in this specification is believed to be accurate and reliable as of the date provided. However, NVIDIA Corporation ("NVIDIA") does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information. NVIDIA shall have no liability for the consequences or use of such information or for any infringement of patents or other rights of third parties that may result from its use. This publication supersedes and replaces all other specifications for the product that may have been previously supplied.

NVIDIA reserves the right to make corrections, modifications, enhancements, improvements, and other changes to this specification, at any time and/or to discontinue any product or service without notice. Customer should obtain the latest relevant specification before placing orders and should verify that such information is current and complete.

NVIDIA products are sold subject to the NVIDIA standard terms and conditions of sale supplied at the time of order acknowledgement, unless otherwise agreed in an individual sales agreement signed by authorized representatives of NVIDIA and customer. NVIDIA hereby expressly objects to applying any customer general terms and conditions with regards to the purchase of the NVIDIA product referenced in this specification.

Unless specifically agreed to in writing by NVIDIA, NVIDIA products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of the NVIDIA product can reasonably be expected to result in personal injury, death or property or environmental damage. NVIDIA accepts no liability for inclusion and/or use of NVIDIA products in such equipment or applications and therefore such inclusion and/or use is at customer's own risk.

NVIDIA makes no representation or warranty that products based on these specifications will be suitable for any specified use without further testing or modification. Testing of all parameters of each product is not necessarily performed by NVIDIA. It is customer's sole responsibility to ensure the product is suitable and fit for the application planned by customer and to do the necessary testing for the application in order to avoid a default of the application or the product. Weaknesses in customer's product designs may affect the quality and reliability of the NVIDIA product and may result in additional or different conditions and/or requirements beyond those contained in this specification. NVIDIA does not accept any liability related to any default, damage, costs or problem which may be based on or attributable to: (i) the use of the NVIDIA product in any manner that is contrary to this specification, or (ii) customer product designs.

No license, either expressed or implied, is granted under any NVIDIA patent right, copyright, or other NVIDIA intellectual property right under this specification. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from NVIDIA under the patents or other intellectual property rights of NVIDIA. Reproduction of information in this specification is permissible only if reproduction is approved by NVIDIA in writing, is reproduced without alteration, and is accompanied by all associated conditions, limitations, and notices.

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE. Notwithstanding any damages that customer might incur for any reason whatsoever, NVIDIA's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the NVIDIA terms and conditions of sale for the product.

#### VESA DisplayPort

DisplayPort and DisplayPort Compliance Logo, DisplayPort Compliance Logo for Dual-mode Sources, and DisplayPort Compliance Logo for Active Cables are trademarks owned by the Video Electronics Standards Association in the United States and other countries.

#### **HDMI**

HDMI, the HDMI logo, and High-Definition Multimedia Interface are trademarks or registered trademarks of HDMI Licensing LLC.

#### ARM

ARM, AMBA and ARM Powered are registered trademarks of ARM Limited. Cortex, MPCore and Mali are trademarks of ARM Limited. All other brands or product names are the property of their respective holders. "ARM" is used to represent ARM Holdings plc; its operating company ARM Limited; and the regional subsidiaries ARM Inc.; ARM KK; ARM Korea Limited.; ARM Taiwan Limited; ARM France SAS; ARM Consulting (Shanghai) Co. Ltd.; ARM Germany GmbH; ARM Embedded Technologies Pvt. Ltd.; ARM Norway, AS and ARM Sweden AB.

#### **Trademarks**

NVIDIA, the NVIDIA logo, Jetson AGX Xavier, and Xavier are trademarks and/or registered trademarks of NVIDIA Corporation in the U.S. and other countries. Other company and product names may be trademarks of the respective companies with which they are associated.

#### Copyright

© 2019 NVIDIA Corporation. All rights reserved.

